# BME3321:Introduction to Microcontroller Programming

Topic 4: General-purpose I/Os (GPIO)

Asst. Prof. Dr. İsmail Cantürk

Mastering STM32 (ch 6)

STM32F407 reference manual (ch 8)

#### GPIO of STM32F407



- A,B,C,D,E ports
- Up to 16 I/O pins for each port
- A,B,D,E ports-> 16 pins
- C port->14 pins

#### GPIO of STM32F407

Each general-purpose I/O port has

#### four 32-bit configuration registers

- GPIOx\_MODER (Mode Register)
- GPIOx\_OTYPER (Output Type Register)
- GPIOx\_OSPEEDR (Output Speed Register)
- GPIOx\_PUPDR (Pull-up/Pull-down Register)

#### two 32-bit data registers

- GPIOx\_IDR (Input Data Register)
- GPIOx\_ODR (Output Data Register)

### a 32-bit set/reset register

GPIOx\_BSRR (Bit Set/Reset Register)

#### a 32-bit locking register

- two 32-bit alternate function selection register
- GPIOx\_AFRH (Alternate Function High Register)
- GPIOx\_AFRL (Alternate Function Low Register)

x: port name, it can be A, B, C, D, E

#### **GPIO**

- GPIO registers are used to set up related port's pins for a specific application.
   i.e., input or ouput?, digital or analog?
- Input states: floating, pull-up/down, analog
- Output states: push-pull or open drain + pull-up/down
- Each I/O port bit is freely programmable,
- I/O port registers have to be accessed as 32-bit words, half-words or bytes.

# **Location GPIO registers in memory map**



Figure 2: Memory map of peripheral regions for an STM32F030 microcontroller

# **STM32F407 GPIO register locations**



## **AHB/APB** buses

Buses provide internal connections within the microcontroller.

AHB: Advanced high-performance bus

APB: Advanced peripheral bus

- Each peripheral (i.e., GPIO) is connected to the one of these buses
- In memory mapping of STM32F4, there are AHB1, AHB2, AHB3 and APB1, APB2.
- Speed of peripherals are related to clock frequency of buses



A simple microcontroller.



# **GPIO** output configuration



# **GPIO** analog configuration



## **GPIO** port mode register (**GPIO**x\_**MODER**)

x = A,B,C,D,E

#### GPIOx\_MODER

Address offset: 0x00

Reset values:

- 0xA800 0000 for port A
- 0x0000 0280 for port B
- 0x0000 0000 for other ports

These bits are written by software to configure the

I/O direction mode.

00: Input (reset state)

01: General purpose output mode

10: Alternate function mode

11: Analog mode

| 31           | 30 | 29           | 28 | 27           | 26 | 25           | 24 | 23           | 22      | 21           | 20 | 19          | 18 | 17          | 16 |
|--------------|----|--------------|----|--------------|----|--------------|----|--------------|---------|--------------|----|-------------|----|-------------|----|
| MODER15[1:0] |    | MODER14[1:0] |    | MODER13[1:0] |    | MODER12[1:0] |    | MODER11[1:0] |         | MODER10[1:0] |    | MODER9[1:0] |    | MODER8[1:0] |    |
| rw           | rw | rw           | rw | rw           | rw | rw           | rw | rw           | rw      | rw           | rw | rw          | rw | rw          | rw |
| 15           | 14 | 13           | 12 | 11           | 10 | 9            | 8  | 7            | 6       | 5            | 4  | 3           | 2  | 1           | 0  |
| MODER7[1:0]  |    | MODER6[1:0]  |    | MODER5[1:0]  |    | MODER4[1:0]  |    | MODE         | R3[1:0] | MODER2[1:0]  |    | MODER1[1:0] |    | MODER0[1:0] |    |
| rw           | rw | rw           | rw | rw           | rw | rw           | rw | rw           | rw      | rw           | rw | rw          | rw | rw          | rw |

#define GPIOD\_MODER 0x4002 0C00

Ex: \*GPIOD MODER= 0x5555 0000;

## **GPIO** port output type register (**GPIO**x\_OTYPER)

**x= A,B,C,D,E** 

Address offset: 0x04

Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27   | 26   | 25  | 24  | 23     | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
|------|------|------|------|------|------|-----|-----|--------|-----|-----|-----|-----|-----|-----|-----|
|      |      |      |      |      |      |     | Re  | served |     |     |     |     |     |     |     |
| 15   | 14   | 13   | 12   | 11   | 10   | 9   | 8   | 7      | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| OT15 | OT14 | OT13 | OT12 | OT11 | OT10 | OT9 | OT8 | 017    | OT6 | OT5 | OT4 | OT3 | OT2 | OT1 | ОТО |
| rw   | rw   | rw   | rw   | rw   | rw   | ΓW  | rw  | rw     | rw  | rw  | rw  | rw  | rw  | rw  | rw  |

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 **OTy**: Port x configuration bits (y = 0..15)

These bits are written by software to configure the output type of the I/O port.

0: Output push-pull (reset state)

1: Output open-drain

#define GPIOD\_OTYPER (0x4002 0C00+0x04)

Ex: \*GPIOD\_OTYPER= 0xF000;

1111000000000000

D15-D12 as open drain; rest is push pull assuming all pins are in output mode

# **GPIO** port output speed register (GPIOx\_OSPEEDR)

x = A,B,C,D,E

Address offset: 0x08

Reset values:

- 0x0C00 0000 for port A
- 0x0000 00C0 for port B
- 0x0000 0000 for other ports

| 31            | 30                 | 29            | 28                 | 27            | 26                 | 25            | 24                 | 23    | 22                 | 21    | 20                 | 19 | 18                | 17  | 16                |  |
|---------------|--------------------|---------------|--------------------|---------------|--------------------|---------------|--------------------|-------|--------------------|-------|--------------------|----|-------------------|-----|-------------------|--|
|               | OSPEEDR15<br>[1:0] |               | OSPEEDR14<br>[1:0] |               | OSPEEDR13<br>[1:0] |               | OSPEEDR12<br>[1:0] |       | OSPEEDR11<br>[1:0] |       | OSPEEDR10<br>[1:0] |    | OSPEEDR9<br>[1:0] |     | OSPEEDR8<br>[1:0] |  |
| rw            | rw                 | rw            | rw                 | rw            | rw                 | rw            | rw                 | rw    | rw                 | rw    | rw                 | rw | rw                | rw  | rw                |  |
| 15            | 14                 | 13            | 12                 | 11            | 10                 | 9             | 8                  | 7     | 6                  | 5     | 4                  | 3  | 2                 | 1   | 0                 |  |
| OSPEEDR7[1:0] |                    | OSPEEDR6[1:0] |                    | OSPEEDR5[1:0] |                    | OSPEEDR4[1:0] |                    | OSPEE | DR3[1:0]           | OSPEE | DR2[1:0]           |    | EDR1<br>:0]       | 200 | EDR0<br>:0]       |  |
| ΓW            | rw                 | rw            | rw                 | rw            | rw                 | rw            | rw                 | rw    | rw                 | rw:   | rw                 | rw | rw                | rw  | rw                |  |

Bits 2y:2y+1 **OSPEEDRy[1:0]:** Port x configuration bits (y = 0..15)

These bits are written by software to configure the I/O output speed.

00: Low speed

01: Medium speed

10: High speed

11: Very high speed

Ex: \*GPIOD\_OSPEEDR= \*GPIOD\_OSPEEDR | 0x00000000;

# GPIO port pull-up/pull-down register (GPIOx\_PUPDR)

x = A,B,C,D,E

Address offset: 0x0C

Reset values:

- 0x6400 0000 for port A
- 0x0000 0100 for port B
- 0x0000 0000 for other ports

| 31           | 30 | 29           | 28      | 27           | 26      | 25           | 24      | 23           | 22      | 21           | 20      | 19          | 18      | 17          | 16      |
|--------------|----|--------------|---------|--------------|---------|--------------|---------|--------------|---------|--------------|---------|-------------|---------|-------------|---------|
| PUPDR15[1:0] |    | PUPDR14[1:0] |         | PUPDR13[1:0] |         | PUPDR12[1:0] |         | PUPDR11[1:0] |         | PUPDR10[1:0] |         | PUPDR9[1:0] |         | PUPDR8[1:0] |         |
| ΓW           | rw | rw           | rw      | rw           | rw      | rw           | rw      | rw           | rw      | rw           | rw      | rw          | rw      | rw          | rw      |
| 15           | 14 | 13           | 12      | 11           | 10      | 9            | 8       | 7            | 6       | 5            | 4       | 3           | 2       | 1           | 0       |
| PUPDR7[1:0]  |    | PUPD         | R6[1:0] | PUPD         | R5[1:0] | PUPD         | R4[1:0] | PUPD         | R3[1:0] | PUPD         | R2[1:0] | PUPD        | R1[1:0] | PUPD        | R0[1:0] |
| rw           | rw | rw           | rw      | rw           | rw      | rw           | rw      | rw           | rw      | rw           | rw      | rw          | rw      | rw          | rw      |

PUPDRy[1:0]: Port x configuration bits (y = 0..15)

These bits are written by software to configure the I/O pull-up or pull-down

00: No pull-up, pull-down

01: Pull-up 10: Pull-down 11: Reserved

# **GPIO** port input data register (**GPIO**x\_IDR)

**x**= **A**,**B**,**C**,**D**,**E** 

Address offset: 0x10

Reset value: 0x0000 XXXX (where X means undefined)

| 31    | 30    | 29    | 28    | 27    | 26    | 25   | 24   | 23     | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
|-------|-------|-------|-------|-------|-------|------|------|--------|------|------|------|------|------|------|------|
|       |       |       |       |       |       |      | Re   | served |      |      |      |      |      |      |      |
| 15    | 14    | 13    | 12    | 11    | 10    | 9    | 8    | 7      | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| IDR15 | IDR14 | IDR13 | IDR12 | IDR11 | IDR10 | IDR9 | IDR8 | IDR7   | IDR6 | IDR5 | IDR4 | IDR3 | IDR2 | IDR1 | IDR0 |
| r     | r     | r     | r     | r     | r     | r    | r    | r      | r    | r    | r    | r r  | r    | r    | r    |

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 IDRy: Port input data (y = 0..15)

These bits are read-only and can be accessed in word mode only. They contain the input value of the corresponding I/O port.

# **GPIO** port output data register (GPIOx\_ODR)

**x**= **A**,**B**,**C**,**D**,**E** 

Address offset: 0x14

Reset value: 0x0000 0000

| 31    | 30    | 29    | 28    | 27    | 26    | 25   | 24   | 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|
|       |       |       |       |       |       |      | Rese | rved |      |      |      |      |      |      |      |
| 15    | 14    | 13    | 12    | 11    | 10    | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| ODR15 | ODR14 | ODR13 | ODR12 | ODR11 | ODR10 | ODR9 | ODR8 | ODR7 | ODR6 | ODR5 | ODR4 | ODR3 | ODR2 | ODR1 | ODR0 |
| rw    | rw    | rw    | rw    | rw    | ΓW    | rw   |

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 ODRy: Port output data (y = 0..15)

These bits can be read and written by software.

Ex: \*GPIOD\_ODR= 0xFFFF;

All pins are high

# **Other GPIO registers**

- GPIO port bit set/reset register (GPIOx\_BSRR)
- GPIO port configuration lock register (GPIOx\_LCKR)
- GPIO alternate function low register (GPIOx\_AFRL)
- GPIO alternate function high register (GPIOx\_AFRH)
- Check these ones from reference manual

# **GPIO** registers

- We have each of these registers for each port
- i.e., STM32F4 has A,B,C,D,E ports. Therefore it includes five GPIOx\_MODER registers

GPIOA\_MODER

GPIOB\_MODER

GPIOC\_MODER

GPIOD\_MODER

GPIOE\_MODER

## **GPIO Management with Hardware Abstraction Layer (HAL)**

Hardware Abstraction Layer (HAL): official library to develop STM32 applications

HAL provides many functions, abstract from the specific peripheral mapping, ....

#### peripheral mapping w/o HAL

```
int main(void) {
  uint32_t *GPIOA_MODER = 0x0, *GPIOA_ODR = 0x0;
  GPIOA_MODER = (uint32_t*)0x48000000; // Address of the GPIOA->MODER register
  GPIOA_ODR = (uint32_t*)(0x48000000 + 0x14); // Address of the GPIOA->ODR register

*GPIOA_MODER = *GPIOA_MODER | 0x400; // Sets MODER[11:10] = 0x1

*GPIOA_ODR = *GPIOA_ODR | 0x20; // Sets ODR[5] = 0x1, that is pulls PA5 high
  while(1);
}
```

Use of pointers to access to the GPIOA peripheral mapped in memory of an STM32F030 MCU.

Address mapping is provided by HAL

### **GPIO** registers with HAL

```
typedef struct {
  volatile uint32_t MODER;
  volatile uint32_t OTYPER;
  volatile uint32_t OSPEEDR;
  volatile uint32_t PUPDR;
  volatile uint32_t IDR;
  volatile uint32_t ODR;
  volatile uint32_t BSRR;
  volatile uint32_t LCKR;
  volatile uint32_t AFR[2];
  volatile uint32_t BRR;
} GPIO_TypeDef;
```

- GPIO registers are managed with C struct, whose references are used to point to real peripheral address.
- This is a general struct definition for GPIO and it can be used for all I/O peripherals.

GPIOA pointer variable definition in GPIO\_TypeDef struct type.

Starting address of GPIOA is assigned

GPIO\_TypeDef \*GPIOA = 0x48000000; GPIOA->MODER |= 0x400; GPIOA->ODR |= 0x20;

Accessing struct variables

## **GPIO Configuration**

To configure a GPIO, we use this function:

```
HAL_GPIO_Init (GPIO_TypeDef *GPIOx, GPIO_InitTypeDef *GPIO_Init)
```

GPIO\_InitTypeDef is the C struct used to configure the GPIO, and it is defined in the following way:

```
typedef struct {
uint32_t Pin;
uint32_t Mode;
uint32_t Pull;
uint32_t Speed;
uint32_t Alternate;
} GPIO_InitTypeDef;
```

### **GPIO Configuration**

- Pin: it is the number, starting from 0, of the pins we are going to configure. For example, for PA5 pin it assumes the value GPIO\_PIN\_5.
- Mode: it is the operating mode of the pin. e.g., input, output, analog...
- Pull: specifies the Pull-up or Pull-Down activation for the selected pins.
- Speed: defines the pin speed.
- Alternate: alternate function definition

### **Driving a GPIO**

• CubeHAL provides four manipulation routines to read, change and lock the state of an I/O.

To read the status of an I/O we can use the function:

HAL\_GPIO\_ReadPin(GPIO\_TypeDef\* GPIOx, uint16\_t GPIO\_Pin)

which accepts the GPIO descriptor and the pin number. It returns GPIO\_PIN\_RESET when the I/O is low or GPIO\_PIN\_SET when high.

To change the I/O state, we have the function:

HAL\_GPIO\_WritePin(GPIO\_TypeDef\* GPIOx, uint16\_t GPIO\_Pin, GPIO\_PinState PinState)

which accepts the GPIO descriptor, the pin number and the desired state.

## **Driving a GPIO**

If we want to simply invert the I/O state, then we can use this convenient routine:

HAL\_GPIO\_TogglePin(GPIO\_TypeDef\* GPIOx, uint16\_t GPIO\_Pin)

we can lock the configuration of an I/O. Any subsequent attempt to change its configuration will fail, until a reset occurs. To lock a pin configuration we can use this routine:

HAL\_GPIO\_LockPin(GPIO\_TypeDef\* GPIOx, uint16\_t GPIO\_Pin)

# **Driving GPIO examples**

```
HAL_GPIO_WritePin(GPIOD,GPIO_PIN_14,GPIO_PIN_SET);
HAL_GPIO_TogglePin(GPIOD,GPIO_PIN_12);
HAL_GPIO_ReadPin(GPIOD,GPIO_PIN_12);
```